## Engineering Development Model

# **Power Splitter/Combiner**

### ADQ-ED12462/1

2 Way-90°

#### **Important Note**

This model has been designed, built and tested in our engineering department. Performance data represents model capability. At present it is a non-catalog model. On request, we can supply a final specification sheet, part number and price/delivery information.



Please click "Back", and then click "Contact Us" for Applications support.

**CASE STYLE: CJ725** 

| ELECTRICAL SPECIFICATIONS 50Ω @ +25°C                        |              |      |        |      |       |
|--------------------------------------------------------------|--------------|------|--------|------|-------|
| Parameter                                                    |              | Min. | Тур.   | Max. | Units |
| Frequency                                                    |              | 60   |        | 230  | MHz   |
| Isolation                                                    | 60 - 230 MHz |      | 28     |      | dB    |
| Insertion Loss<br>Average of Coupled Outputs<br>above 3.0 dB | 60 - 230 MHz |      | 0.40   |      | dB    |
| Phase Unbalance                                              | 60 - 230 MHz |      | 92.206 |      | deg.  |
| Amplitude Unbalance                                          | 60 - 230 MHz |      | 1.242  |      | dB    |
| VSWR                                                         | SUM Port     |      | 1.10   |      | (:1)  |
|                                                              | OUT Ports    |      | 1.10   |      | (:1)  |

| MAXIMUM RATINGS       |                |  |  |
|-----------------------|----------------|--|--|
| Operating Temperature | -40°C to 85°C  |  |  |
| Storage Temperature   | -55°C to 100°C |  |  |

| PIN CONNECTIONS |            |  |  |
|-----------------|------------|--|--|
| SUM PORT        | 1          |  |  |
| PORT 1 (0°)     | 5          |  |  |
| PORT 2 (90°)    | 8          |  |  |
| 50Ω TERMINATION | 4          |  |  |
| GND             | 2, 3, 6, 7 |  |  |

#### **Functional Diagram** PORT 2 SUM PORT

