## Engineering Development Model

## **Frequency Synthesizer**

## **KSN-EDR10536**

## **Important Note**

This model has been designed, built and tested in our engineering department. Performance data represents model capability. At present it is a non-catalog model. On request, we can supply a final specification sheet, part number and price/delivery information.



Please click "Back", and then click "Contact Us" for Applications support.

**CASE STYLE: DK1042** 

| ELECTRICAL SPECIFICATIONS 50Ω, over °C to °C |      |          |             |        |  |  |
|----------------------------------------------|------|----------|-------------|--------|--|--|
| Parameter                                    | Min. | Тур.     | Max.        | Units  |  |  |
| Frequency                                    | 684  |          | 800         | MHz    |  |  |
| Step size                                    |      | 40       |             | kHz    |  |  |
| Settling Time Within ±500Hz                  |      | 5.5      |             | msec   |  |  |
| Output Power                                 | -1   | +3       | +7          | dBm    |  |  |
| Phase Noise                                  |      |          |             |        |  |  |
| at 100 Hz offse                              | t    | -92      |             | dBc/Hz |  |  |
| at 1 kHz offse                               | t    | -100     |             | dBc/Hz |  |  |
| at 10 KHz offse                              |      | -102     |             | dBc/Hz |  |  |
| at 100 KHz offse                             | t    | -127     |             | dBc/Hz |  |  |
| at 1000 kHz offse                            | t    | -149     |             | dBc/Hz |  |  |
| Integrated SSB Phase Noise                   |      | -56      |             | dBc    |  |  |
| Reference Spurious Suppression               |      | -95      |             | dBc    |  |  |
| Comparison Spurious Suppression              |      | -91      | <b>&gt;</b> | dBc    |  |  |
| 0.5 Step size Spurious Suppression           | 401  | -83      |             | dBc    |  |  |
| Non-Harm. Spurious Suppression               |      | -90      |             | dBc    |  |  |
| Harmonic Suppression                         |      | -38      |             | dBc    |  |  |
| Supply voltage VCO PLL                       |      | 5<br>3.3 |             | V<br>V |  |  |
| Supply current VCO                           | 10   | 23<br>15 | 31<br>24    | V<br>V |  |  |
| Frequency                                    | 1 8  | 61.44    |             | MHz    |  |  |
| Reference In Amplitude                       |      | 1        |             | Vp-p   |  |  |
| (External) Impedance                         |      | 100      |             | kΩ     |  |  |
| Ph. N @ 1kHz                                 |      | -145     |             | dBc/Hz |  |  |
| Input Logic Logic high                       | 1.4  | _        | 3.3         | V      |  |  |
| Levels Logic Low                             |      |          | 0.6         | v      |  |  |
| Digital Lock Locked                          | 1.4  |          | 3.3         | V      |  |  |
| Detect Unlocked                              |      |          | 0.4         | v      |  |  |
| Frequency Synthesizer PLL ADF4153            |      |          |             |        |  |  |

| ABSOLUTE MAXIMUM RATINGS    |                |  |  |  |
|-----------------------------|----------------|--|--|--|
| Operating Temperature       | -45°C to 85°C  |  |  |  |
| Storage Temperature         | -55°C to 100°C |  |  |  |
| VCO Supply Voltage          | 6V             |  |  |  |
| PLL Supply Voltage          | 4.3V           |  |  |  |
| Reference Frequency voltage | 3.6Vp-p        |  |  |  |
| Data, Clock & LE levels     | 3.6V           |  |  |  |

Power On sequence: Vcc VCO followed by Vcc PLL Power Off sequence: Vcc PLL followed by Vcc VCO

| PIN CONNECTIONS |   |              |               |  |  |
|-----------------|---|--------------|---------------|--|--|
| RF OUT          | 7 | CLOCK        | 10            |  |  |
| VCC VCO         | 5 | DATA         | 11            |  |  |
| VCC PLL         | 1 | LATCH ENABLE | 12            |  |  |
| REF IN          | 3 | GROUND       | 2,4,6,8,13,14 |  |  |
| LOCK DETECT     | 9 |              |               |  |  |

150121

A. Performance and quality attributes and conditions not expressly stated in this specification document are intended to be excluded and do not form a part of this specification document.

B. Electrical specifications and performance data contained in this specification document are based on Mini-Circuits supplicable established test performance criteria and measurement instructions.

C. The parts covered by this specification document are subject to Mini-Circuits standard limited warrantly and terms and conditions (collectively, "Standard Terms"; Purchasers of this part are entitled to the rights and benefits contained therein. For a full statement of the Standard Terms and the exclusive rights and remedies thereunder, please visit Mini-Circuits' website at www.minicircuits.com/MCLStore/terms.jsp