## Engineering Development Model

## **Frequency Synthesizer**

## KSN-EDR10900F2

## **Important Note**

This model has been designed, built and tested in our engineering department. Performance data represents model capability. At present it is a non-catalog model. On request, we can supply a final specification sheet, part number and price/delivery information.



Please click "Back", and then click "Contact Us" for Applications support.

**CASE STYLE: DK1042** 

| ELECTF                             | RICAL SPECIFICATION | NS 50Ω, over -5°C t | to +75°C |        |
|------------------------------------|---------------------|---------------------|----------|--------|
| Parameter                          | Min.                | Тур.                | Max.     | Units  |
| Frequency                          | 2085                |                     | 4080     | MHz    |
| Step size                          |                     | 1000                |          | kHz    |
| Settling Time Within ±1kHz         |                     | 400                 |          | μsec   |
| Output Power                       | +1                  | +5                  | +10      | dBm    |
| Phase Noise                        |                     |                     |          |        |
| at 100 Hz                          | offset              | -79                 |          | dBc/Hz |
| at 1 kHz                           | offset              | -88                 |          | dBc/Hz |
| at 10 KHz                          | offset              | -89                 |          | dBc/Hz |
| at 100 KHz                         | offset              | -108                |          | dBc/Hz |
| at 1000 kHz                        | offset              | -134                |          | dBc/Hz |
| ntegrated SSB Phase Noise          |                     | -43                 |          | dBc    |
| Reference Spurious Suppression     |                     | -85                 |          | dBc    |
| Comparison Spurious Suppression    |                     | -90                 |          | dBc    |
| 0.5 Step size Spurious Suppression |                     | -107                |          | dBc    |
| Non-Harm. Spurious Suppression     |                     | -90                 |          | dBc    |
| Harmonic Suppression               |                     | -25                 |          | dBc    |
| Supply voltage VCO & PLL           |                     | 3.3                 |          | V      |
| Supply current VCO & PLL           |                     | 105                 | 123      | V      |
| Frequency                          |                     | 10                  |          | MHz    |
| Reference In Amplitude             |                     | 1                   |          | Vp-p   |
| (External) Impedance               |                     | 100                 |          | kΩ     |
| Ph. N @ 1kHz                       | <u>.</u>            | -145                |          | dBc/Hz |
| Input Logic Logic high             | 1.5                 |                     |          | V      |
| Levels Logic Low                   |                     |                     | 0.6      | V      |
| Digital Lock Locked                | 2.9                 |                     | 3.3      | V      |
| Detect Unlocked                    |                     |                     | 0.4      | v      |
| Frequency Synthesizer PLL          |                     | ADF43               | 50       | -      |

| ABSOLUTE MAXIMUM RATINGS    |                |  |  |
|-----------------------------|----------------|--|--|
| Operating Temperature       | -45°C to 85°C  |  |  |
| Storage Temperature         | -55°C to 100°C |  |  |
| Supply Voltage              | 4.3V           |  |  |
| Reference Frequency voltage | 3.9Vp-p        |  |  |
| Data, Clock & LE levels     | 3.6V           |  |  |

| PIN CONNECTIONS |     |              |               |  |  |
|-----------------|-----|--------------|---------------|--|--|
| RF OUT          | 7   | CLOCK        | 10            |  |  |
| VCC             | 1,5 | DATA         | 11            |  |  |
| REF IN          | 3   | LATCH ENABLE | 12            |  |  |
| LOCK DETECT     | 9   | GROUND       | 2,4,6,8,13,14 |  |  |
|                 |     |              |               |  |  |

A. Performance and quality attributes and conditions not expressly stated in this specification document are intended to be excluded and do not form a part of this specification document.

B. Electrical specifications and performance data contained in this specification document are based on Mini-Circuits supplicable established test performance criteria and measurement instructions.

C. The parts covered by this specification document are subject to Mini-Circuits standard Immedia warrantly and terms and conditions (collectively, "Standard Terms"; Purchasers of this part are entitled to the rights and benefits contained therein. For a full statement of the Standard Terms and the exclusive rights and remodes thereunder, please visit Mini-Circuits' website at www.minicircuits.com/MCLStore/terms.jsp