## Engineering Development Model

## **Frequency Synthesizer**

## **KSN-EDR10968**

## **Important Note**

This model has been designed, built and tested in our engineering department. Performance data represents model capability. At present it is a non-catalog model. On request, we can supply a final specification sheet, part number and price/delivery information.



Please click "Back", and then click "Contact Us" for Applications support.

**CASE STYLE: DK1042** 

| Parameter Frequency Step size Settling Time Within Output Power Phase Noise | at 100 Hz offset<br>at 1 kHz offset<br>at 1 kHz offset<br>at 10 KHz offset<br>at 100 KHz offset |          | Typ.  100 4 -4 | <b>Max.</b> 4863.6 | MHz KHz msec dBm           |
|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------|----------------|--------------------|----------------------------|
| Step size Settling Time Withir Output Power                                 | at 100 Hz offset<br>at 1 kHz offset<br>at 10 KHz offset                                         | -8       | 100<br>4<br>-4 |                    | kHz<br>msec<br>dBm         |
| Settling Time Within Output Power                                           | at 100 Hz offset<br>at 1 kHz offset<br>at 10 KHz offset                                         | <b>3</b> | 4 -4           | 0                  | msec<br>dBm                |
| Output Power                                                                | at 100 Hz offset<br>at 1 kHz offset<br>at 10 KHz offset                                         | <b>3</b> | -4             | 0                  | dBm                        |
|                                                                             | at 1 kHz offset<br>at 10 KHz offset                                                             | <b>3</b> |                | 0                  |                            |
| Phase Noise                                                                 | at 1 kHz offset<br>at 10 KHz offset                                                             |          | 74             |                    | <b>A</b>                   |
|                                                                             | at 10 KHz offset                                                                                |          |                | <b>(</b>           | dBc/Hz                     |
|                                                                             |                                                                                                 |          | -90<br>-114    | -84                | dBc/Hz<br>dBc/Hz<br>dBc/Hz |
|                                                                             | at 1000 kHz offset                                                                              |          | -134           | -128               | dBc/Hz                     |
| Integrated SSB Phase Noise                                                  |                                                                                                 | <u></u>  | -42            |                    | dBc                        |
| Reference Spurious Suppression                                              |                                                                                                 |          | -91            | 4                  | dBc                        |
| Comparison Spurious Suppression                                             |                                                                                                 |          | -81            |                    | dBc                        |
| 0.5 Step size Spurious Suppression                                          |                                                                                                 |          | -94            |                    | dBc                        |
| Non-Harm. Spurious Suppression                                              |                                                                                                 |          | -90            |                    | dBc                        |
| Harmonic Suppression                                                        |                                                                                                 |          | -32            |                    | dBc                        |
| Supply voltage                                                              | VCO<br>PLL                                                                                      | 3        | 5<br>3.3       |                    | V<br>V                     |
| Supply current                                                              | VCO<br>PLL                                                                                      |          | 52<br>23       | 61<br>32           | V<br>V                     |
| Reference In                                                                | Frequency<br>Amplitude                                                                          | 100      | 100            |                    | MHz<br>Vp-p                |
|                                                                             | Impedance<br>Ph. N @ 1kHz                                                                       | 7        | 100<br>-145    |                    | kΩ<br>dBc/Hz               |
| Input Logic<br>Levels                                                       | Logic high<br>Logic Low                                                                         | 1.4      |                | 3.3<br>0.6         | V                          |
| Digital Lock Detect                                                         | Locked<br>Unlocked                                                                              | 2.9      |                | 3.3<br>0.4         | V                          |
| Frequency Synthesizer PLL                                                   |                                                                                                 | ADF4156  |                |                    |                            |

| ABSOLUTE MAXIMUM RATINGS    |                |  |  |  |  |
|-----------------------------|----------------|--|--|--|--|
| Operating Temperature       | -55°C to 85°C  |  |  |  |  |
| Storage Temperature         | -55°C to 100°C |  |  |  |  |
| VCO Supply Voltage          | 6V             |  |  |  |  |
| PLL Supply Voltage          | 4.3V           |  |  |  |  |
| Reference Frequency voltage | 3.6Vp-p        |  |  |  |  |
| Data, Clock & LE levels     | 3.6V           |  |  |  |  |

Power On sequence: Vcc VCO followed by Vcc PLL Power Off sequence: Vcc PLL followed by Vcc VCO

| PIN CONNECTIONS |   |              |               |  |  |  |
|-----------------|---|--------------|---------------|--|--|--|
| RF OUT          | 7 | CLOCK        | 10            |  |  |  |
| VCC VCO         | 5 | DATA         | 11            |  |  |  |
| VCC PLL         | 1 | LATCH ENABLE | 12            |  |  |  |
| REF IN          | 3 | GROUND       | 2,4,6,8,13,14 |  |  |  |
| LOCK DETECT     | 9 |              |               |  |  |  |

A. Performance and quality attributes and conditions not expressly stated in this specification document are intended to be excluded and do not form a part of this specification document.

B. Electrical specifications and performance data contained in this specification document are based on Mini-Circuits supplicable established test performance criteria and measurement instructions.

C. The parts covered by this specification document are subject to Mini-Circuits standard limited warrantly and terms and conditions (collectively, "Standard Terms"; Purchasers of this part are entitled to the rights and benefits contained therein. For a full statement of the Standard Terms and the exclusive rights and remedies thereunder, please visit Mini-Circuits' website at www.minicircuits.com/MCLStore/terms.jsp