## Engineering Development Model

## **Power Splitter/Combiner**

ZX10-ED14768

2 Way-0°

## **Important Note**

This model has been designed, built and tested in our engineering department. Performance data represents model capability. At present it is a non-catalog model. On request, we can supply a final specification sheet, part number and price/delivery information.





**CASE STYLE: KB1450** 

| ELECTRICAL SPECIFICATIONS 50Ω @ +25°C |                     |      |      |      |       |
|---------------------------------------|---------------------|------|------|------|-------|
| Parameter                             |                     | Min. | Тур. | Max. | Units |
| Frequency                             |                     | 1100 |      | 3800 | MHz   |
| Isolation                             | 1100-3800 MHz       | -    | 20   | -    | dB    |
| Insertion Loss Above 3.0 dB           | 1100-3800 MHz       | -    | 0.40 | -    | dB    |
| Phase Unbalance                       | 1100-3800 MHz       | -    | 2.00 | -    | Deg.  |
| Amplitude Unbalance                   | 1100-3800 MHz       | -    | 0.10 | -    | dB    |
| VSWR                                  | SUM PORT            | -    | 1.32 | -    | (:1)  |
|                                       | <b>OUTPUT PORTS</b> | -    | 1.20 | -    | (.1)  |

| MAXIMUM RATINGS             |                 |  |  |  |
|-----------------------------|-----------------|--|--|--|
| Operating Temperature       | -55°C to +100°C |  |  |  |
| Storage Temperature         | -55°C to +100°C |  |  |  |
| Power Input (as a splitter) | 10W             |  |  |  |
| Internal Dissipation        | 0.75W           |  |  |  |
| DC Current (each port)      | 1A              |  |  |  |

|        | <u> </u> | PORT |
|--------|----------|------|
| PORT S |          |      |
|        |          | PORT |
|        |          |      |
| 1      |          |      |

electrical schematic

| COAXIALCONNECTIONS |   |  |  |
|--------------------|---|--|--|
| SUM PORT           | S |  |  |
| PORT 1             | 1 |  |  |
| PORT 2             | 2 |  |  |

